



## Lab 0 – Getting acquainted with the tools

A.Carini – Progettazione di sistemi elettronici

#### **Preliminaries**

- The DE-series boards require the Intel Quartus Prime CAD software. The Intel FPGA University Program recommends installation of Quartus Prime Lite Edition.
- Install this software on the computer, and ensure that the type of Intel FPGA family that is used on the board is included in the installation (Cyclone<sup>®</sup> V FPGAs).
- Plug in the power adapter that was included with the board.
- Use the provided USB cable to connect the connector on the DE-series board labeled USB Blaster to a USB port on the computer.
- Press the power button to turn on the DE-series board. The computer will recognize the new hardware connected to its USB port, but it will be unable to proceed if it does not have the required driver already installed.
- The DE-series board is programmed by using Intel's USB-Blaster, or USB-Blaster II, driver software. If the driver software is not already installed, then follow the steps of Section 4.1 of Getting\_Started\_with\_DE-series\_boards.pdf.





- Perform the Quartus\_Std\_Introduction tutorial.
- When requested select the FPGA: Cyclone V SoC 5CSEMA5F31C6
- For assigning the pin use:
  - SWO: PIN\_AB12
  - SW1: PIN\_AC12
  - LEDRO: PIN\_V16
- Be aware that Figure 31 is wrong. The right figure is in the next slide





## **Figure 31 corrected**

| rogrammer                     | - D:/FPGA/introtutor | rial/light - light - [li      | ight.cdf]*             |                     |               |                |        |   |           |  |  |  | - c          | 3     |
|-------------------------------|----------------------|-------------------------------|------------------------|---------------------|---------------|----------------|--------|---|-----------|--|--|--|--------------|-------|
| <u>E</u> dit <u>V</u> iew     | w Processing To      | ols <u>W</u> indow <u>H</u> e | elp                    |                     |               |                |        |   |           |  |  |  | Search alter | a.com |
| Hardware Setup DE-SoC [USB-1] |                      |                               |                        |                     |               | <br>Mode:      | JTAG   | • | Progress: |  |  |  |              |       |
| Enable real-t                 | -time ISP to allow b | ackground progra              | mming when available   | e                   |               |                |        |   |           |  |  |  |              |       |
| No. Start                     | File                 | Device                        | Checksum Userco        | ode Program/ Verify | Blank- Examin | e Security Era | ISP    |   |           |  |  |  |              |       |
| <sup>b</sup> Stop             | <none></none>        | SOCVHPS                       | 00000000 <none></none> | , Configure         |               |                | CLAIMP |   |           |  |  |  |              |       |
| uto Detec                     | output_files/ligh    | it 5CSEMA5F31                 | 00AF516B 00AF51        | 16B 🗹 🗌             |               |                |        |   |           |  |  |  |              |       |
| Delete                        |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
| dd File                       |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
| ange File                     |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
| ave File                      |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
| d Davica                      | ты                   | 9                             |                        |                     |               |                |        |   |           |  |  |  |              |       |
| 10 Device                     |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
| <sup>u</sup> Up               | SOC                  | VHPS 5CSEM                    | IA5F31                 |                     |               |                |        |   |           |  |  |  |              |       |
| <sup>©</sup> Down             | +                    |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               | 100                  |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |
|                               |                      |                               |                        |                     |               |                |        |   |           |  |  |  |              |       |





- Perform the Quartus\_II\_Simulation tutorial.
- When requested select the FPGA: Cyclone V SoC 5CSEMA5F31C6
- In Section IV, select as simulation tool ModelSim-Altera and provide the right path (e.g., in the following figure).
- The Timing Simulation currently does not work with Cyclone V.
- Moreover, if the following error appear:
- # \*\* Error (suppressible): (vsim-SDF-3196) Failed to find SDF file "majority3\_vhd.sdo".
- Select Simulation -> Simulation settings -> Verilog and repeat the timing simulation.





| S Options                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                     | $\times$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Category:                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                     |          |
| Category:<br>General<br>EDA Tool Options<br>Fonts<br>Headers & Footers Setting<br>Internet Connectivity<br>Notifications<br>Libraries<br>IP Catalog Search Locat<br>Design Templates<br>License Setup<br>Preferred Text Editor<br>Processing<br>Tooltip Settings<br>Messages<br>Colors<br>Fonts | EDA Tool Options    Specify the directory that contains the tool executable for each third-party EDA tool:    EDA Tool  Directory Containing Tool Executable    Precision Synthesis |          |
| < >>                                                                                                                                                                                                                                                                                            | OK Cancel Help                                                                                                                                                                      | p        |





- Perform the Using\_ModelSim tutorial.
- The files mentioned in the tutorial can be found in Using\_ModelSim.zip
- For the timing simulation, in Quartus Prime you need the device support of Cyclone IV (at this time, timing simulation is not possible with Cyclone V).





• Perform the «Tutorial1 Schematico» tutorial.



